≥1:
US $2.88960
Click Here to enter Utsource site
Buy(0)
Inquiry(0)
Dear customers, due to the implementation of the GDPR policy in Europe, UTSOURCE has also made adjustment accordingly to meet the policy requirements. Please read the new privacy policy carefully and this window will no longer pop up after you accept it.
Delivery Address
+ Add Address
The new shipping address
* Please fill in the cell phone number correctly to make sure that you can receive the tracking info in time.
Country CodeSearch results filter:
TSSOP-48
National Semiconductor
03
Description: Dual FPD-Link III Deserializer Features: - Low power consumption - High speed serializer/deserializer - Supports up to 1.5 Gbps data rate - Supports up to 4 lanes of data - Supports up t
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
Stock:10000
Minimum:2
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
PLCC44
Zilog
Description: Z84C2010VEC is a Zilog Z80 microprocessor with a 44-pin PLCC package. Features: 8-bit microprocessor Operating frequency up to 8 MHz On-chip clock generator On-chip ROM and RAM On-ch
Core / Cpu Used = Z80 ;; External Memory = -- ;; Speed = 6, 8, 10 ;; I/O = 16 ;; Timers = no ;; Communications Controller = Pio ;; Other Features = Two 8-bit Ports ;;
Stock:5000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
PLCC-44
Zilog
The Z85C3008VSC is a Zilog 8-bit microcontroller with a PLCC-44 package. It is a member of the Z8 microcontroller family and is designed for use in embedded control applications. Features: * 8-bit CP
CMOS SCC SERIAL COMMUNICATIONS CONTROLLER
Stock:10000
Minimum:2
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
SOP-20
STMicroelectronics
04+
LNB SUPPLY AND CONTROL VOLTAGE REGULATOR PARALLEL INTERFACE
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP
Zilog
10+
Description: The Z84C4208PEC is a Z80 microprocessor from Zilog, Inc. It is a 8-bit microprocessor with an 8-bit data bus and a 16-bit address bus. Features: 8-bit microprocessor 8-bit data bus 1
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
TSSOP-56
0637+
The DS90CR288A is a high-speed, low-power, low-skew, 1-to-8 differential fanout buffer. It is designed to fan out one differential clock signal into eight differential outputs. The device is ideal for
+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-85 MHZ
Stock:5000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
MSOP-10
Maxim Integrated
02+
Description: The MAX1840EUB is a low-cost, low-power, single-cell Li+ linear charger. It is designed to charge single-cell Li+ batteries from USB or AC adapters. Features: Low-cost, low-power, singl
Low-Voltage SIM/Smart Card Level Translators in レMAX
Stock:10000
Minimum:2
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP40
Zilog
Description: Z85C3008PSC is a 8-bit CMOS microcontroller with a Zilog Z80 CPU core. It is designed for use in embedded systems and has a 40-pin DIP package. Features: 8-bit Z80 CPU core On-chip ROM
CMOS SCC SERIAL COMMUNICATIONS CONTROLLER
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP40
Zilog
08+
Description: The Z85C3016PSC is a CMOS 8-bit microcontroller from Zilog. Features: - 8-bit CMOS microcontroller - Operating voltage range of 4.5V to 5.5V - Maximum clock frequency of 10MHz - On-chip
CMOS SCC SERIAL COMMUNICATIONS CONTROLLER
Stock:10000
Minimum:2
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
PLCC44
Zilog
10+
Description: Z84C1008VEC is a Zilog Z80 microprocessor in a 44-pin PLCC package. Features: 8-bit CPU Clock frequency up to 8MHz On-chip ROM and RAM Interrupt controller Serial port I/O port Tim
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
Stock:5000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
SOP-16
PHL
06
4-Channel I2C And SMBus Multiplexer With Reset Functions 16-SOIC -40 to 85
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP-40
HP
99+
The HCTL-1100 is a 40-pin DIP (dual in-line package) integrated circuit (IC) manufactured by Hewlett Packard (HP). It is a high-performance, single-chip, quadrature encoder interface. It is designed t
Motion Sensing Products
Stock:2000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP40
Zilog
9328+
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
Stock:5000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
SOP24
STMicroelectronics
11+
Description: LED Driver IC, Step-Down, 1.2MHz, 16V, 3A, SOP-24 Features: High Efficiency up to 95% 1.2MHz Fixed Frequency Operation Low Ripple Burst Mode Operation Low Quiescent Current Internal
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
Stock:10000
Minimum:10
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
TSSOP-48
National Semiconductor
Description: Dual LVDS Receiver Features: - Low power consumption - High speed data rate up to 1.25 Gbps - Low voltage differential signaling (LVDS) - Low EMI/RFI - Small package size - Compatible wit
21-Bit Channel Link
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
PLCC-44
STMicroelectronics
Low cost field programmable microcontroller peripherals
Stock:2000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
SOP-28
Freescal
07+
Description: MCZ33989EG is a low-power, low-noise, high-accuracy, low-dropout linear regulator from Freescale Semiconductor. Features: Low dropout voltage of 0.2V Low quiescent current of 1.2mA
System Basis Chip with High-Speed CAN Transceiver
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
TSSOP-48
National Semiconductor
The DS90CR211MTD is a low-power, low-skew, 1-to-2 differential line receiver designed for high-speed data transmission applications. It is designed to meet the requirements of the PCI Express, Serial
21-Bit Channel Link
Stock:10000
Minimum:1
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
DIP-40
Zilog
90+
Description: Z0853008PSC is a microcontroller designed by Zilog, built using MOS silicon gate technology, and packaged in a 40-pin DIP (Dual In-line Package). Features: This chip is capable of proce
IC
Stock:10000
Minimum:2
Standard delivery
Express: Estimated arrival {0}
Standard delivery: Estimated arrival {0}
Stop production experts, we can provide a large number of electronic components that have been stopped production and are difficult to find, to facilitate the maintenance company